# Standard Products UT54ACS164646S

Schmitt CMOS 16-bit Bidirectional MultiPurpose Registered Transceiver Datasheet

May 17, 2012 www.aeroflex.com/16bitLogic

# FEATURES

- □ Flexible voltage operation
  - 5V bus to 3.3V bus
  - 3.3V bus to 5V bus
  - 5V bus to 5V bus
  - 3.3V bus to 3.3V bus
- □ Independent registers for A and B buses
- □ Multiplexed real-time and stored data
- □ Flow-through architecture optimizes PCB layout
- □ Cold- and Warm-sparing
  - 750kΩ minimum input impedance power-off
  - Guranteed output tri-state while one power supply is "off" and the other is "on"
- □ Schmitt trigger inputs to filter noisy signals
- All inputs are 5V tolerant regardless of power supply voltage
- □ 0.6µm CRH CMOS Technology
- Operational Environment:
  - Total dose: 100K rad(Si)
  - Single Event Latchup immune>110 MeV-cm<sup>2</sup>/mg
  - SEU Onset LET >75 MeV-cm<sup>2</sup>/mg
- □ High speed, low power consumption
- Available QML Q or V processes
- □ Standard Microcircuit Drawing: 5962-06234
- □ Package:
  - 56-pin ceramic flatpack

# PIN DESCRIPTION

| Pin Names | Description                                    |
|-----------|------------------------------------------------|
| xOE       | Output Enable Input (Active Low)               |
| xDIR      | Direction Control Inputs                       |
| xAx       | Side A Inputs or 3-State Outputs (3.3V Port)   |
| xBx       | Side B Inputs or 3-State Outputs (5V Port)     |
| xSAB      | Select real-time or stored A bus data to B bus |
| xSBA      | Select real-time or stored B bus data to A bus |
| xCLKAB    | Store A bus data                               |
| xCLKBA    | Store B bus data                               |

# A passion for performance.

# DESCRIPTION

The UT54ACS164646S is a 16-bit, MultiPurpose, registered, level shifting, bus transceiver consisting of D-type flip-flops, control circuitry, and 3-state outputs arranged for multiplexed transmission of data directly from the data bus or from the internal storage registers. The high-speed, low power UT54ACS164646S transceiver is designed to perform multiple functions including: asynchronous two-way communication, signal buffering, voltage translation, cold- and warmsparing. The device can be used as two independant 8-bit transceivers or one 16-bit transceiver. Data on the A or B bus is clocked into the registers on the rising edge of the appropriate clock (xCLKAB or xCLKBA) input. With either V<sub>DD</sub> supply equal to zero volts, the UT54ACS164646S outputs and inputs present a minimum impedance of  $750k\Omega$  making it ideal for "cold-spare" and "warm-spare" applications. By virtue of its flexible power supply interface, the UT54ACS164646S may operate as a 3.3-volt only, 5-volt only, or mixed 3.3V/5V bus transceiver.

The Output-enable (xOE) and direction-control (xDIR) inputs are provided to control the tri-state function and input/output direction of the transceiver respectively. The select controls (xSAB and xSBA) select whether stored register data or realtime data is driven to the outputs as determined by the xDIR inputs. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. Regardless of the selected operating mode ("real-time" or "recall"), a rising edge on the port input clocks (xCLKAB and xCLKBA) will latch the corresponding I/O states into their respective registers. Furthermore, when a data port is isolated ( $\overline{xOE} = high$ ), A-port data may be stored into its corresponding register while B-port data may be independently stored into its corresponding registers. Therefore, when an output function is disabled, the input function is still enabled and may be used to store and transmit data. Lastly, only one of the two buses, xA-port or xB-port, may be driven at a time.



#### LOGIC SYMBOL



#### **POWER TABLE**

| Port B          | Port A          | OPERATION          |
|-----------------|-----------------|--------------------|
| 5 Volts         | 3.3 Volts       | Voltage Translator |
| 5 Volts         | 5 Volts         | Non Translating    |
| 3.3 Volts       | 3.3 Volts       | Non Translating    |
| V <sub>SS</sub> | V <sub>SS</sub> | Cold Spare         |
| V <sub>SS</sub> | 3.3V or 5V      | Port A Warm Spare  |
| 3.3V or 5V      | V <sub>SS</sub> | Port B Warm Spare  |

#### **I/O GUIDELINES**

Control signals xDIR, xOE, xSAB, xSBA, xCLKAB, and xCLKBA are powered by V<sub>DDA</sub>. All inputs are 5-volt tolerant. When VDD2 is at 3.3 volts, either 3.3 or 5-volt CMOS logic levels can be applied to all control inputs. Control signals DIRx, /OEx, xSAB, xSBA, xCLKAB, and xCLKBA are powered by VDDA. All inputs are 5-volt tolerant. Additionally, it is recommended that all unused inputs be tied to VSS through a 1K $\Omega$  to 10K $\Omega$  resistor. It's good design practice to tie the unused input to VSS via a resistor to reduce noise susceptibility. The resistor protects the input pin by limiting the current from high going variations in VSS. The number of inputs that can be tied to the resistor pull-down can vary. It is up to the system designer to choose how many inputs are tied together by figuring out the max load the part can drive while still meeting system performance specs. Input signal transitions should be driven to the device with a rise and fall time that is <100ms.

#### FUNCTION TABLE

#### POWER APPLICATION GUIDELINES

For proper operation connect power to all  $V_{DDx}$  pins and ground all  $V_{SS}$  pins (i.e., no floating  $V_{DDx}$  or  $V_{SS}$  input pins). By virtue of the UT54ACS164646S warm-spare feature, power supplies  $V_{DDB}$  and  $V_{DDA}$  may be applied to the device in any order. To ensure the device is in cold-spare mode, both supplies,  $V_{DDB}$  and  $V_{DDA}$ , must be equal to  $V_{SS} +/- 0.3V$ . Warm-spare operation is in effect when one power supply is >1V and the other power supply is equal to  $V_{SS} +/- 0.3V$ . If  $V_{DDB}$  has a power-on ramp rate longer than 1 second, then  $V_{DDA}$  should be powered-on first to ensure proper control of xDIR and  $x\overline{OE}$ . During normal operation of the part, after power-up, ensure  $V_{DDB} \ge V_{DDA}$ .

By definition, warm sparing occurs when half of the chip receives its normal VDD supply value while the VDD supplying the other half of the chip is set to 0.0V. When the chip is 'warm spared', the side that has its VDD set to a normal operational value is 'actively' tristated because the chip's internal OE signal is forced low. The side of the chip that has VDD set to 0.0V is 'passively' tristated by the cold spare circuitry.

In order to minimize transients and current consumption, the user is encouraged to first apply a high level to the  $x\overline{OE}$  pins and then power down the appropriate supply.

| Inputs |      |            | Data I/O <sup>+</sup> |      | Operation or Function |             |             |                                     |
|--------|------|------------|-----------------------|------|-----------------------|-------------|-------------|-------------------------------------|
| xOE    | xDIR | xCLKAB     | xCLKBA                | xSAB | xSBA                  | xA1-xA8     | xB1-xB8     |                                     |
| Х      | Х    | ↑          | Х                     | Х    | Х                     | Input       | Unspecified | Store A, B unspecified <sup>+</sup> |
| Х      | Х    | Х          | $\uparrow$            | Х    | Х                     | Unspecified | Input       | Store B, A unspecified <sup>+</sup> |
| Н      | Х    | $\uparrow$ | $\uparrow$            | Х    | Х                     | Input       | Input       | Store A and B data <sup>+</sup>     |
| Н      | Х    | H or L     | H or L                | Х    | Х                     | Input       | Input       | Isolation, hold storage             |
| L      | L    | Х          | Х                     | Х    | L                     | Output      | Input       | Real-time B data to A bus           |
| L      | L    | Х          | H or L                | Х    | Н                     | Output      | Input       | Recall stored B data to A bus       |
| L      | Н    | Х          | Х                     | L    | Х                     | Input       | Output      | Real-time A data to B Bus           |
| L      | Н    | H or L     | Х                     | Н    | Х                     | Input       | Output      | Recall stored A data to B bus       |

<sup>+</sup> The data-output functions may be enabled or disabled by various signals  $x\overline{OE}$  or xDIR. Data-input functions are always enabled, i.e. data at the bus terminals is stored on every low-to-high transition of the clock inputs.

#### LOGIC DIAGRAM





#### **OPERATIONAL ENVIRONMENT**<sup>1</sup>

| PARAMETER                            | LIMIT                       | UNITS                   |
|--------------------------------------|-----------------------------|-------------------------|
| Total Dose                           | 1.0E5                       | rad(Si)                 |
| SEL LET Threshold                    | >110                        | MeV-cm <sup>2</sup> /mg |
| SEU Onset LET Threshold <sup>4</sup> | >97 @4.5V, >74@ 3.0V        | MeV-cm <sup>2</sup> /mg |
| SEU Error Rate <sup>2</sup>          | Immune @4.5V, 6.3E-10 @3.0V | errors/bit-day          |
| Neutron Fluence <sup>3</sup>         | 1.0E14                      | n/cm <sup>2</sup>       |

Notes:

1. Logic will not latchup during radiation exposure within the limits defined in the table.

2. Adams 90% worst case particle environment, geosynchronous orbit, 100mils of Aluminum shielding

3. Not tested, inherent of CMOS technology.

4. Core logic is driven by  $V_{DDB}$ .

| SYMBOL                                  | PARAMETER                           | LIMIT (Mil only) | UNITS |
|-----------------------------------------|-------------------------------------|------------------|-------|
| V <sub>I/OB</sub> (Port B) <sup>2</sup> | Voltage any pin                     | -0.3 to 6.0      | V     |
| V <sub>I/OA</sub> (Port A) <sup>2</sup> | Voltage any pin                     | -0.3 to 6.0      | V     |
| V <sub>DDB</sub>                        | Supply voltage                      | -0.3 to 6.0      | V     |
| V <sub>DDA</sub>                        | Supply voltage                      | -0.3 to 6.0      | V     |
| T <sub>STG</sub>                        | Storage Temperature range           | -65 to +150      | °C    |
| TJ                                      | Maximum junction temperature        | +175             | °C    |
| $\Theta_{ m JC}$                        | Thermal resistance junction to case | 20               | °C/W  |
| II                                      | DC input current                    | ±10              | mA    |
| P <sub>D</sub>                          | Maximum power dissipation           | 250              | mW    |

#### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

Note:

1. Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, functional operation of the device at these or any other conditions beyond limits indicated in the operational sections is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability and performance. 2. For cold spare mode ( $V_{DDx} = V_{SS} + /-0.3V$ ),  $V_{I/Ox}$  may be -0.3V to the maximum recommended operating  $V_{DDx} + 0.3V$ .

#### **DUAL SUPPLY OPERATING CONDITIONS**

| SYMBOL                                 | PARAMETER             | LIMIT                    | UNITS |
|----------------------------------------|-----------------------|--------------------------|-------|
| V <sub>DDB</sub> <sup>1</sup>          | Supply voltage        | 3.0 to 3.6 or 4.5 to 5.5 | V     |
| V <sub>DDA</sub> <sup>1</sup>          | Supply voltage        | 3.0 to 3.6 or 4.5 to 5.5 | V     |
| V <sub>INB</sub> (Port B) <sup>2</sup> | Input voltage any pin | 0 to V <sub>DDB</sub>    | V     |
| V <sub>INA</sub> (Port A) <sup>2</sup> | Input voltage any pin | 0 to V <sub>DDA</sub>    | V     |
| T <sub>C</sub>                         | Temperature range     | -55 to +125              | °C    |

Note:
1. During normal operation, V<sub>DDB</sub> ≥ V<sub>DDA</sub>.
2. All input pins are 5-volt tolerant inputs powered by V<sub>DDA</sub>. Therefore, when V<sub>DDA</sub> is at 3.3 volts, either 3.3 or 5-volt CMOS logic levels can be applied to all control inputs.

**DC ELECTRICAL CHARACTERISTICS** <sup>1</sup> (T<sub>C</sub> = -55°C to +125°C); Unless otherwise noted, Tc is per the temperature ordered.

| SYMBOL           | PARAMETER                                                    | CONDI                                                                                                                                                | ΓΙΟΝ                                                                              | MIN                | MAX                | UNIT |
|------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------|--------------------|------|
| $V_{T^+}$        | Schmitt Trigger, positive going threshold <sup>2</sup>       | V <sub>DDx</sub> from 3.0V                                                                                                                           | to 5.5V                                                                           |                    | .7V <sub>DDx</sub> | V    |
| V <sub>T</sub>   | Schmitt Trigger, negative going threshold <sup>2</sup>       | V <sub>DDx</sub> from 3.0V                                                                                                                           | to 5.5V                                                                           | .3V <sub>DDx</sub> |                    | V    |
| V <sub>H1</sub>  | Schmitt Trigger range of hysteresis                          | V <sub>DDx</sub> from 4.5V                                                                                                                           | to 5.5V                                                                           | 0.7                |                    | V    |
| V <sub>H2</sub>  | Schmitt Trigger range of hysteresis                          | V <sub>DDx</sub> from 3.0V                                                                                                                           | to 3.6V                                                                           | 0.5                |                    | V    |
| I <sub>IN</sub>  | Input leakage current                                        | $V_{DDx}$ from 3.6V<br>$V_{IN} = V_{DDx}$ or V                                                                                                       |                                                                                   | -1                 | 1                  | μΑ   |
| I <sub>OZ</sub>  | Three-state output leakage current                           |                                                                                                                                                      | $V_{DDx} \text{ from } 3.6 \text{ to } 5.5$ $V_{IN} = V_{DDx} \text{ or } V_{SS}$ |                    | 1                  | μΑ   |
| I <sub>CS</sub>  | Cold sparing input leakage current <sup>3</sup><br>(any pin) | $V_{IN} = 5.5V$<br>$V_{DDB} = V_{DDA} = V_{SS}$                                                                                                      |                                                                                   | -5                 | 7                  | μΑ   |
| I <sub>WS</sub>  | Warm sparing input leakage current <sup>3</sup> (any pin)    | $V_{IN} = 5.5; V_{DDA} = 3V \text{ to } 5.5V$<br>& $V_{DDB} = V_{SS} \text{ or}$<br>$V_{DDB} = 3V \text{ to } 5.5V \text{ \&}$<br>$V_{DDA} = V_{SS}$ |                                                                                   | -3                 | 3                  | μΑ   |
| I <sub>OS1</sub> | Short-circuit output current <sup>6, 10</sup>                | $V_{O} = V_{DDx} \text{ or } V_{SS}$<br>$V_{DDx} \text{ from 4.5 to 5.5}$                                                                            |                                                                                   | -200               | 200                | mA   |
| I <sub>OS2</sub> | Short-circuit output current <sup>6, 10</sup>                | $V_{O} = V_{DDx}$ or $V_{O}$<br>$V_{DDx}$ from 3.0 to                                                                                                |                                                                                   | -100               | 100                | mA   |
| V <sub>OL1</sub> | Low-level output voltage <sup>4</sup>                        | $V_{DDx} = 4.5 V; I_{OI}$                                                                                                                            | L= 8mA                                                                            |                    | 0.4                | V    |
|                  |                                                              | $V_{DDx} = 4.5 V; I_{OI}$                                                                                                                            | L= 100μA                                                                          |                    | 0.2                |      |
| V <sub>OL2</sub> | Low-level output voltage <sup>4</sup>                        | $V_{DDx} = 4.5V$<br>$I_{OL} = 12mA$                                                                                                                  | -55°C, 25°C<br>+125°C                                                             |                    | 0.4<br>0.55        | V    |
| V <sub>OL3</sub> | Low-level output voltage <sup>4</sup>                        | $V_{DDx} = 3.0V; I_{OL} = 8mA$<br>$V_{DDx} = 3.0V; I_{OL} = 100\mu A$                                                                                |                                                                                   |                    | 0.5                | V    |
|                  |                                                              |                                                                                                                                                      |                                                                                   |                    | 0.2                | V    |
| V <sub>OL4</sub> | Low-level output voltage <sup>4</sup>                        | $V_{DDx} = 3.0V$                                                                                                                                     | -55°C, 25°C                                                                       |                    | 0.5                | V    |
|                  |                                                              | I <sub>OL</sub> = 12mA                                                                                                                               | +125°C                                                                            |                    | 0.6                | V    |

| SYMBOL              | PARAMETER                                     | CONDI                                                             | TION                   | MIN                     | MAX | UNIT       |
|---------------------|-----------------------------------------------|-------------------------------------------------------------------|------------------------|-------------------------|-----|------------|
| V <sub>OH1</sub>    | High-level output voltage <sup>4</sup>        | $V_{DDx} = 4.5V; I_{OH} = -8mA$                                   |                        | V <sub>DDx</sub> - 0.5  |     | V          |
|                     |                                               | $V_{DDx} = 4.5V; I_{C}$                                           | <sub>DH</sub> = -100μA | V <sub>DDx</sub> - 0.2  |     |            |
| V <sub>OH2</sub>    | High-level output voltage <sup>4</sup>        | $V_{DDx} = 4.5V$                                                  | -55°C, 25°C            | V <sub>DDx</sub> - 0.6  |     | v          |
|                     |                                               | $I_{OL} = -12mA$                                                  | +125°C                 | V <sub>DDx</sub> - 0.7  |     | V          |
| V <sub>OH3</sub>    | High-level output voltage <sup>4</sup>        | $V_{DDx} = 3.0V; I_{C}$                                           | <sub>DH</sub> = -8mA   | V <sub>DDx</sub> - 0.6  |     | V          |
|                     |                                               | $V_{DDx} = 3.0V; I_{C}$                                           | <sub>DH</sub> = -100μA | V <sub>DDx</sub> - 0.2  |     |            |
| V <sub>OH4</sub>    | High-level output voltage <sup>4</sup>        | $V_{DDx} = 3.0V$                                                  | -55°C,25°C             | V <sub>DDx</sub> - 0.8  |     | V          |
|                     |                                               | $I_{OL} = -12mA$                                                  | +125°C                 | V <sub>DDx</sub> - 0.95 |     | V          |
| P <sub>total1</sub> | Power dissipation <sup>5,7, 8</sup>           | $C_L = 20 pF$                                                     |                        |                         | 2.0 | mW/<br>MHz |
|                     |                                               | $V_{DDB} = V_{DDA} =$                                             |                        |                         | MHZ |            |
| P <sub>total2</sub> | Power dissipation <sup>5, 7, 8</sup>          | $C_L = 20 pF$                                                     |                        |                         | 1.5 | mW/<br>MHz |
|                     |                                               | $V_{\text{DDB}} = V_{\text{DDA}} = 3.0 \text{V to } 3.6 \text{V}$ |                        |                         |     | MITZ       |
| I <sub>DDQ</sub>    | Standby Supply Current $V_{DDB}$ or $V_{DDA}$ | $V_{IN} = V_{DDx}$ or $V_{DDx}$                                   | V <sub>SS</sub>        |                         | 10  | μΑ         |
|                     | Pre-Rad 25°C                                  | $V_{DDB} = V_{DDA} =$                                             | = 5.5V                 |                         |     |            |
|                     | Standby Supply Current $V_{DDB}$ or $V_{DDA}$ | $\overline{\text{xOE}} = V_{\text{DDA}}$                          |                        |                         | 100 |            |
|                     | Pre-Rad -55°C, +125°C                         |                                                                   |                        |                         |     |            |
|                     | Standby Supply Current $V_{DDB}$ or $V_{DDA}$ |                                                                   |                        |                         | 100 |            |
|                     | Post-Rad 25°C                                 |                                                                   |                        |                         |     |            |
| C <sub>IN</sub>     | Input capacitance <sup>9</sup>                | f = 1MHz                                                          |                        |                         | 15  | pF         |
|                     |                                               | V <sub>DDx</sub> from 3.0V                                        | 7 to 5.5V              |                         |     |            |
| C <sub>OUT</sub>    | Output capacitance <sup>9</sup>               | f = 1MHz                                                          |                        |                         | 15  | pF         |
|                     |                                               | V <sub>DDx</sub> from 3.0V                                        | 7 to 5.5V              |                         |     |            |

Notes:

\* For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25×C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured.

1. All specifications valid for radiation dose  $\leq$  1E5 rad(Si) per MIL-STD-883, Method 1019. 2. Functional tests are conducted in accordance with MIL-STD-883 with the following input test conditions:  $V_{IH} = V_{IH}(min) + 20\%$ , - 0%;  $V_{IL} = V_{IL}(max) + 0\%$ , -50%, as specified herein, for TTL, CMOS, or Schmitt compatible inputs. Devices may be tested using any input voltage within the above specified range, but are guaranteed to  $V_{IH}(min)$  and  $V_{IL}(max)$ .

- 3. This parameter is uneffected by the state of  $\overline{xOE}$  or  $\overline{xDIR}$ .
- 4. Per MIL-PRF-38535, for current density ≤ 5.0E5 amps/cm<sup>2</sup>, the maximum product of load capacitance (per output buffer) times frequency should not exceed 3,765 pF-MHz.
- 5. Guaranteed by characterization.

<sup>6.</sup> Not more than one output may be shorted at a time for maximum duration of one second.

<sup>7.</sup> Power does not include power contribution of any CMOS output sink current.

<sup>8.</sup> Power dissipation specified per switching output.

<sup>9.</sup> Capacitance measured for initial qualification and when design changes may affect the value. Capacitance is measured between the designated terminal and V<sub>SS</sub> at frequency of 1MHz and a signal amplitude of 50mV rms maximum.

<sup>10.</sup> Supplied as a design limit, but not guaranteed or tested.

# AC ELECTRICAL CHARACTERISTICS\*<sup>1</sup> (Port B = 5 Volt, Port A = 3.3 Volt)

| SYMBOL                         | PARAMETER                                                      | MINIMUM | MAXIMUM | UNIT |  |
|--------------------------------|----------------------------------------------------------------|---------|---------|------|--|
| t <sub>PLH1</sub>              | Propagation delay Data to Bus                                  | 3.5     | 9       | ns   |  |
| t <sub>PHL1</sub>              | Propagation delay Data to Bus                                  | 3.5     | 9       | ns   |  |
| t <sub>PLH2</sub>              | xCLKAB↑ or xCLKBA↑ to Bus                                      | 4.5     | 10.5    | ns   |  |
| t <sub>PHL2</sub>              | xCLKAB $\uparrow$ or xCLKB $\uparrow$ to Bus                   | 4.5     | 10.5    | ns   |  |
| t <sub>PLH3</sub> <sup>2</sup> | xSAB↑ or xSBA↑ to Bus                                          | 4       | 10.5    | ns   |  |
| t <sub>PHL3</sub> <sup>2</sup> | xSAB↑ or xSBA↑ to Bus                                          | 4       | 10.5    | ns   |  |
| t <sub>PLH4</sub> <sup>2</sup> | $xSBA_{\downarrow}$ or $xSAB_{\downarrow}$ to Bus              | 4       | 10.5    | ns   |  |
| t <sub>PHL4</sub> <sup>2</sup> | $xSBA_{\downarrow} \text{ or } xSAB \downarrow \text{ to Bus}$ | 4       | 10.5    | ns   |  |
| t <sub>PZH1</sub>              | Output enable time $x\overline{OE}$ to Bus                     | 4       | 10      | ns   |  |
| t <sub>PZL1</sub>              | Output enable time $x\overline{OE}$ to Bus                     | 4       | 10      | ns   |  |
| t <sub>PLZ1</sub>              | Output disable time $x\overline{OE}$ to Bus high impedance     | 3       | 10      | ns   |  |
| t <sub>PHZ1</sub>              | Output disable time $x\overline{OE}$ to Bus high impedance     | 3       | 10      | ns   |  |
| t <sub>PZH2</sub> <sup>3</sup> | Output enable time xDIR to Bus                                 | 3       | 12      | ns   |  |
| t <sub>PZL2</sub> <sup>3</sup> | Output enable time xDIR to Bus                                 | 3       | 12      | ns   |  |
| $t_{PLZ2}^{3}$                 | Output disable time xDIR to Bus high impedance                 | 3       | 12      | ns   |  |
| t <sub>PHZ2</sub> <sup>3</sup> | Output disable time xDIR to Bus high impedance                 | 3       | 12      | ns   |  |
| t <sub>SKEW</sub> <sup>4</sup> | Skew between outputs                                           |         | 800     | ps   |  |
| t <sub>OST</sub> <sup>5</sup>  | Dfiferential skew between outputs                              |         | 1500    | ps   |  |
| t <sub>PART</sub> 6            | Part to part skew                                              |         | 500     | ps   |  |

 $(V_{DDB} = 5V \pm 10\%; V_{DDA} = 3.3V \pm 0.3V)$ ; Unless otherwise noted, Tc is per the temperature ordered.

Notes:

\* For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured.

1. All specifications valid for radiation dose  $\leq 1E5$  rads(Si) per MIL-STD-883, Method 1019.

2. These parameters are measured with the internal output state of the storage register opposite to that of the bus input.

3. xDIR to bus times are guaranteed by design, but not tested.  $\overline{\text{NOE}}$  to bus times are tested.

4. Output skew is defined as a comparison of any two output transitions of the same type at the saame temperature and voltage for the same port within the same byte: 1A1 through 1A8 are compared high-to-low versus high-to-low and low-to-high versus low-to-high; similarly 1B1 through 1B8 are compared, 2A1 through 2A8 are compared, and 2B1 through 2B8 are compared.

5. Differential output skew is defined as a comparison of any two output transitions of opposite types on the same type at the same temperature and voltage for the same port within the same byte: 1A1 through 1A8 are compared high-to-low versus low-to-high; similarly 1B1 through 1B8 are compared, 2A1 through 2A8 are compared, and 2B1 through 2B8 are compared.

6. Guaranteed by characterization, but not tested.







AC Timing Waveforms for Level Translation (e.g.  $V_{DDA}$  = 3.3V +/- 0.3V and  $V_{DDB}$  = 5V +/- 10%)

# AC ELECTRICAL CHARACTERISTICS<sup>\*1</sup> (Port A = Port B, 5 Volt Operation)

| SYMBOL                         | PARAMETER                                                    | MINIMUM | MAXIMUM | UNIT |
|--------------------------------|--------------------------------------------------------------|---------|---------|------|
| t <sub>PLH1</sub>              | Propagation delay Data to Bus                                | 3.5     | 7.5     | ns   |
| t <sub>PHL1</sub>              | Propagation delay Data to Bus                                | 3.5     | 7.5     | ns   |
| t <sub>PLH2</sub>              | xCLKAB $\uparrow$ or xCLKBA $\uparrow$ to Bus                | 4       | 9       | ns   |
| t <sub>PHL2</sub>              | xCLKAB $\uparrow$ or xCLKBA $\uparrow$ to Bus                | 4       | 9       | ns   |
| t <sub>PLH3</sub> <sup>2</sup> | $xSAB \uparrow or xSBA \uparrow to Bus$                      | 3       | 8       | ns   |
| t <sub>PHL3</sub> <sup>2</sup> | $xSAB \uparrow or xSBA \uparrow to Bus$                      | 3       | 8       | ns   |
| t <sub>PLH4</sub> <sup>2</sup> | $xSBA \downarrow \text{ or } xSAB \downarrow \text{ to Bus}$ | 3       | 8       | ns   |
| t <sub>PHL4</sub> <sup>2</sup> | $xSBA \downarrow \text{ or } xSAB \downarrow \text{ to Bus}$ | 3       | 8       | ns   |
| t <sub>PZH1</sub>              | Output enable time $x\overline{OE}$ to Bus                   | 3.5     | 9       | ns   |
| t <sub>PZL1</sub>              | Output enable time $x\overline{OE}$ to Bus                   | 3.5     | 9       | ns   |
| t <sub>PLZ1</sub>              | Output disable time $x\overline{OE}$ to Bus high impedance   | 3       | 8       | ns   |
| t <sub>PHZ1</sub>              | Output disable time $x\overline{OE}$ to Bus high impedance   | 3       | 8       | ns   |
| t <sub>PZH2</sub> <sup>3</sup> | Output enable time xDIR to Bus                               | 3       | 11      | ns   |
| t <sub>PZL2</sub> <sup>3</sup> | Output enable time xDIR to Bus                               | 3       | 11      | ns   |
| $t_{PLZ2}^{3}$                 | Output disable time xDIR to Bus high impedance               | 3       | 11      | ns   |
| t <sub>PHZ2</sub> <sup>3</sup> | Output disable time xDIR to Bus high impedance               | 3       | 11      | ns   |
| t <sub>SKEW</sub> <sup>4</sup> | Skew between outputs                                         |         | 600     | ps   |
| t <sub>OST</sub> <sup>5</sup>  | Differential output skew                                     |         | 1500    | ps   |
| t <sub>PART</sub> 6            | Part to part skew                                            |         | 500     | ps   |

 $(V_{DDB} = 5V \pm 10\%; V_{DDA} = 5V \pm 10\%)$  (T<sub>C</sub> = -55°C to +125°C); Unless otherwise noted, Tc is per the temperature ordered

Notes:

\* For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured.

1. All specifications valid for radiation dose  $\leq 1E5$  rads(Si) per MIL-STD-883, Method 1019.

2. These parameters are measured with the internal output state of the storage register opposite to that of the bus input.

3. xDIR to bus times are guaranteed by design, but not tested.  $\overline{\text{NOE}}$  to bus times are tested.

4. Output skew is defined as a comparison of any two output transitions of the same type at the saame temperature and voltage for the same port within the same byte: 1A1 through 1A8 are compared high-to-low versus high-to-low and low-to-high versus low-to-high; similarly 1B1 through 1B8 are compared, 2A1 through 2A8 are compared, and 2B1 through 2B8 are compared.

5. Differential output skew is defined as a comparison of any two output transitions of opposite types on the same type at the same temperature and voltage for the same port within the same byte: 1A1 through 1A8 are compared high-to-low versus low-to-high; similarly 1B1 through 1B8 are compared, 2A1 through 2A8 are compared, and 2B1 through 2B8 are compared.

6. Guaranteed by characterization, but not tested.



AC Timing Waveforms for 5-Volt only operation (e.g.  $V_{DDA} = V_{DDB} = 5V + 10\%$ )

# AC ELECTRICAL CHARACTERISTICS\*<sup>1</sup> (Port A = Port B, 3.3 Volt Operation)

| SYMBOL                         | PARAMETER                                                    | MINIMUM | MAXIMUM | UNIT |
|--------------------------------|--------------------------------------------------------------|---------|---------|------|
| t <sub>PLH1</sub>              | Propagation delay Data to Bus                                | 4       | 10      | ns   |
| t <sub>PHL1</sub>              | Propagation delay Data to Bus                                | 4       | 10      | ns   |
| t <sub>PLH2</sub>              | xCLKAB $\uparrow$ or xCLKBA $\uparrow$ to Bus                | 4.5     | 12.5    | ns   |
| t <sub>PH2</sub>               | xCLKAB $\uparrow$ or xCLKBA $\uparrow$ to Bus                | 4.5     | 12.5    | ns   |
| t <sub>PLH3</sub> <sup>2</sup> | xSAB $\uparrow$ or xSBA $\uparrow$ to Bus                    | 4.5     | 11      | ns   |
| t <sub>PHL3</sub> <sup>2</sup> | xSAB $\uparrow$ or xSBA $\uparrow$ to Bus                    | 4.5     | 11      | ns   |
| t <sub>PLH4</sub> <sup>2</sup> | $xSBA \downarrow \text{ or } xSAB \downarrow \text{ to Bus}$ | 4.5     | 11      | ns   |
| t <sub>PHL4</sub> <sup>2</sup> | $xSBA\downarrow$ or $xSAB\downarrow$ to Bus                  | 4.5     | 11      | ns   |
| t <sub>PZH1</sub>              | Output enable time $x\overline{OE}$ to Bus                   | 4       | 11      | ns   |
| t <sub>PZL1</sub>              | Output enable time $x\overline{OE}$ to Bus                   | 4       | 11      | ns   |
| t <sub>PLZ1</sub>              | Output disable time $x\overline{OE}$ to Bus high impedance   | 4       | 10      | ns   |
| t <sub>PHZ1</sub>              | Output disable time $x\overline{OE}$ to Bus high impedance   | 4       | 10      | ns   |
| t <sub>PZH2</sub> <sup>3</sup> | Output enable time xDIR to Bus                               | 3       | 13      | ns   |
| t <sub>PZL2</sub> <sup>3</sup> | Output enable time xDIR to Bus                               | 3       | 13      | ns   |
| t <sub>PLZ2</sub> <sup>3</sup> | Output disable time xDIR to Bus high impedance               | 3       | 13      | ns   |
| t <sub>PHZ2</sub> <sup>3</sup> | Output disable time xDIR to Bus high impedance               | 3       | 13      | ns   |
| t <sub>SKEW</sub> <sup>4</sup> | Skew between outputs                                         |         | 700     | ps   |
| t <sub>OST</sub> <sup>5</sup>  | Differential output skew                                     |         | 1500    | ps   |
| t <sub>PART</sub> 6            | Part to part skew                                            |         | 500     | ps   |

 $(V_{DDB} = V_{DDA} = 3.3V \pm 0.3V)$  (T<sub>C</sub> = -55°C to +125°C); Unless otherwise noted, Tc is per the temperature ordered

Notes:

\* For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured.

1. All specifications valid for radiation dose  $\leq 1E5$  rads(Si) per MIL-STD-883, Method 1019.

2. These parameters are measured with the internal output state of the storage register opposite to that of the bus input.

3. xDIR to bus times are guaranteed by design, but not tested.  $\overline{\text{NOE}}$  to bus times are tested.

4. Output skew is defined as a comparison of any two output transitions of the same type at the saame temperature and voltage for the same port within the same byte: 1A1 through 1A8 are compared high-to-low versus high-to-low and low-to-high versus low-to-high; similarly 1B1 through 1B8 are compared, 2A1 through 2A8 are compared, and 2B1 through 2B8 are compared.

5. Differential output skew is defined as a comparison of any two output transitions of opposite types on the same type at the same temperature and voltage for the same port within the same byte: 1A1 through 1A8 are compared high-to-low versus low-to-high; similarly 1B1 through 1B8 are compared, 2A1 through 2A8 are compared, and 2B1 through 2B8 are compared.

6. Guaranteed by characterization, but not tested.



AC Timing Waveforms for 3-Volt only operation (e.g.  $V_{DDA}$  =  $V_{DDB}$  = 3.3V +/- 0.3V)

#### AC ELECTRICAL CHARACTERISTICS (Clock Input Timing Relationships)

| SYMBOL                          | PARAN                                                                      | IETER                          | VDDA              | VDDB              | MIN                | MAX             | UNIT |
|---------------------------------|----------------------------------------------------------------------------|--------------------------------|-------------------|-------------------|--------------------|-----------------|------|
| f <sub>CLOCK</sub> <sup>1</sup> | Clock Frequency                                                            |                                | 4.5<br>3.0<br>3.0 | 4.5<br>4.5<br>3.0 |                    | 100<br>90<br>80 | MHz  |
| t <sub>P</sub> <sup>1</sup>     | Clock Period                                                               |                                | 4.5<br>3.0<br>3.0 | 4.5<br>4.5<br>3.0 | 10<br>11.1<br>12.5 |                 | ns   |
| t <sub>w</sub> <sup>1</sup>     | Pulse duration. CLKAB or CLKBA high or low                                 |                                | 4.5<br>3.0<br>3.0 | 4.5<br>4.5<br>3.0 | 3.5<br>5<br>5      |                 | ns   |
| t <sub>SU</sub>                 | Setup time. A before CLKAB<br>rising edge or B before CLKBA<br>rising edge | Data High                      | 4.5<br>3.0<br>3.0 | 4.5<br>4.5<br>3.0 | 2<br>3<br>3        |                 | ns   |
|                                 |                                                                            | Data Low                       | 4.5<br>3.0<br>3.0 | 4.5<br>4.5<br>3.0 | 1<br>2<br>2        |                 |      |
| t <sub>H</sub>                  | Hold time. Bus A after CLKAB ri<br>rising edge                             | sing edge or Bus B after CLKBA | 4.5<br>3.0<br>3.0 | 4.5<br>4.5<br>3.0 | 1.5<br>1.5<br>1.5  |                 | ns   |

1. Guaranteed by functional test.

#### **Setup and Hold Timing**



#### AC ELECTRICAL CHARACTERISTICS (Input Rise and Fall Requirements)

(All Power Supply Ranges,  $-55^{\circ}C < T_C < +125^{\circ}C$ )

| SYMBOL                         | PARAMETER       | MINIMUM | MAXIMUM | UNIT |
|--------------------------------|-----------------|---------|---------|------|
| t <sub>rise</sub> <sup>1</sup> | Input rise time |         | 100     | ms   |
| $t_{fall}^{1}$                 | Input fall time |         | 100     | ms   |

1. The input rise and fall parameter is guaranteed by characterization and is not tested.

#### **INPUT RISE AND FALL TIMING:**



#### AC Test Load or Equivalent



Notes:

. Equivalent test circuit means that DUT performance will be correlated and remain guaranteed to the applicable test circuit, above, whenever a test platform change necessitates a deviation from the applicable test circuit.



16

NOTE:

# **ORDERING INFORMATION**

# UT54ACS164646S



#### Notes:

- 1. Lead finish (A, C, or X) must be specified.
- 2. If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 3. Prototype flow per Aeroflex Colorado Springs Manufacturing Flows Document. Tested at 25°C only. Lead finish is GOLD ONLY. Radiation neither tested nor guaranteed.
- 4. HiRel Temperature Range flow per Aeroflex Colorado Springs Manufacturing Flows Document. Devices are tested at -55°C, 25°C and 125°C. Radiation neither tested nor guaranteed.

## UT54ACS164646S: SMD



#### Notes:

1. Lead finish (A, C, or X) must be specified.

2. If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold).

3. Total dose radiation must be specified when ordering. QML-Q and QML-V are not available without radiation hardening.

# Aeroflex Colorado Springs - Datasheet Definition

Advanced Datasheet - Product In Development

Preliminary Datasheet - Shipping Prototype

Datasheet - Shipping QML & Reduced Hi-Rel

COLORADO

Toll Free: 800-645-8862 Fax: 719-594-8468 **INTERNATIONAL** Tel: 805-778-9229 Fax: 805-778-1980

**SE AND MID-ATLANTIC** Tel: 321-951-4164 Fax: 321-951-4254 **WEST COAST** Tel: 949-362-2260 Fax: 949-362-2266 Tel: 603-888-3975 Fax: 603-888-4585 CENTRAL

NORTHEAST

Tel: 719-594-8017 Fax: 719-594-8468

www.aeroflex.com info-ams@aeroflex.com

Aeroflex Colorado Springs, Inc., reserves the right to make changes to any products and services herein at any time without notice. Consult Aeroflex or an authorized sales representative to verify that the information in this data sheet is current before using this product. Aeroflex does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by Aeroflex; nor does the purchase, lease, or use of a product or service from Aeroflex convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of Aeroflex or of third parties.

Our passion for performance is defined by three

A passion for performance.

attributes represented by these three icons: solution-minded, performance-driven and customer-focused